Invention Grant
- Patent Title: Non-planar semiconductor device having doped sub-fin region and method to fabricate same
-
Application No.: US17183214Application Date: 2021-02-23
-
Publication No.: US11631673B2Publication Date: 2023-04-18
- Inventor: Tahir Ghani , Salman Latif , Chanaka D. Munasinghe
- Applicant: Tahoe Research, Ltd.
- Applicant Address: IE Dublin
- Assignee: Tahoe Research, Ltd.
- Current Assignee: Tahoe Research, Ltd.
- Current Assignee Address: IE Dublin
- Agency: Studebaker & Brackett PC
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L21/8238 ; H01L29/66 ; H01L21/225 ; H01L21/265 ; H01L21/3105 ; H01L21/8234 ; H01L27/088 ; H01L29/08

Abstract:
Non-planar semiconductor devices having doped sub-fin regions and methods of fabricating non-planar semiconductor devices having doped sub-fin regions are described. For example, a method of fabricating a semiconductor structure involves forming a plurality of semiconductor fins above a semiconductor substrate. A solid state dopant source layer is formed above the semiconductor substrate, conformal with the plurality of semiconductor fins. A dielectric layer is formed above the solid state dopant source layer. The dielectric layer and the solid state dopant source layer are recessed to approximately a same level below a top surface of the plurality of semiconductor fins, exposing protruding portions of each of the plurality of semiconductor fins above sub-fin regions of each of the plurality of semiconductor fins. The method also involves driving dopants from the solid state dopant source layer into the sub-fin regions of each of the plurality of semiconductor fins.
Public/Granted literature
- US20210175233A1 NON-PLANAR SEMICONDUCTOR DEVICE HAVING DOPED SUB-FIN REGION AND METHOD TO FABRICATE SAME Public/Granted day:2021-06-10
Information query
IPC分类: