Invention Grant
- Patent Title: Detection of faults in performance of micro instructions
-
Application No.: US17033272Application Date: 2020-09-25
-
Publication No.: US11645185B2Publication Date: 2023-05-09
- Inventor: Reuven Elbaum , Chaim Shen-Orr , Assaf Admoni
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Jaffery Watson Mendonsa & Hamitlon LLP
- Main IPC: G06F11/00
- IPC: G06F11/00 ; G06F11/34 ; G06F11/07 ; G06F9/48 ; G06F9/38 ; G06F11/32

Abstract:
Micro-architectural fault detectors are described. An example of storage mediums includes instructions for receiving one or more micro instructions for scheduling in a processor, the processor including one or more processing resources; and performing fault detection in performance of the one or more micro instructions utilizing one or more of a first idle canary detection mode, wherein the first mode includes assigning at least one component as an idle canary detector to perform a canary process with an expected outcome, and a second micro-architectural redundancy execution mode, wherein the second mode includes replicating a first micro instruction to generate micro instructions for performance by a set of processing resources.
Public/Granted literature
- US20220100629A1 MICRO-ARCHITECTURAL FAULT DETECTORS Public/Granted day:2022-03-31
Information query