Invention Grant
- Patent Title: Computing efficient cross channel operations in parallel computing machines using systolic arrays
-
Application No.: US17518202Application Date: 2021-11-03
-
Publication No.: US11669490B2Publication Date: 2023-06-06
- Inventor: Subramaniam Maiyuran , Jorge Parra , Supratim Pal , Chandra Gurram
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Jaffery Watson Mendonsa & Hamilton LLP
- Priority: IN 2041018637 2020.05.01
- Main IPC: G06F15/80
- IPC: G06F15/80 ; G06N20/00 ; G06F17/16

Abstract:
An apparatus to facilitate computing efficient cross channel operations in parallel computing machines using systolic arrays is disclosed. The apparatus includes a plurality of registers and one or more processing elements communicably coupled to the plurality of registers. The one or more processing elements include a systolic array circuit to perform cross-channel operations on source data received from a single source register of the plurality of registers, wherein the systolic array circuit is modified to: receive inputs from the single source register at different stages of the systolic array circuit; perform cross-channel operations at channels of the systolic array circuit; bypass disabled channels of the systolic array circuit, the disabled channels not used to compute the cross-channel operations; and broadcast a final result of a final stage of the systolic array circuit to all channels of a destination register.
Public/Granted literature
- US20220058158A1 COMPUTING EFFICIENT CROSS CHANNEL OPERATIONS IN PARALLEL COMPUTING MACHINES USING SYSTOLIC ARRAYS Public/Granted day:2022-02-24
Information query