Invention Grant
- Patent Title: Cyclic redundancy check, CRC, decoding using the inverse CRC generator polynomial
-
Application No.: US17623441Application Date: 2020-06-30
-
Publication No.: US11677419B2Publication Date: 2023-06-13
- Inventor: Robert Maunder , Matthew Brejza
- Applicant: Accelercomm Limited
- Applicant Address: GB Southampton
- Assignee: Accelercomm Limited
- Current Assignee: Accelercomm Limited
- Current Assignee Address: GB Southampton
- Agency: Optimus Patents US, LLC
- Priority: GB 09489 2019.07.01 GB 05501 2020.04.15
- International Application: PCT/EP2020/068426 2020.06.30
- International Announcement: WO2021/001382A 2021.01.07
- Date entered country: 2021-12-28
- Main IPC: H03M13/09
- IPC: H03M13/09 ; H03M13/00 ; H03M13/11 ; H03M13/15

Abstract:
A cyclic redundancy check, CRC, decoder circuit having a K-bit input bit sequence, s, comprising information bits and CRC bits; and at least one processor (P) configured to perform a CRC decode computation and configured to: use an inverse of a predefined CRC generator polynomial that encoded the K-bit input bit sequence, s, to produce a data set; compute a CRC syndrome from the data set; and determine whether the CRC syndrome contains any one-valued bits indicative of a CRC error. An LUT stores one or more rows of a CRC generator matrix (G) generated from the inverse of the predefined CRC generator polynomial. A set of mod(−K,P) zero-valued filler bits are appended to an end of the K-bit input bit sequence, wherein an order of the rows in the CRC generator matrix (G) is reversed and aligned with the input bits of the input stream.
Public/Granted literature
- US20220352901A1 CYCLIC REDUNDANCY CHECK, CRC,DECODING USING THE INVERSE CRC GENERATOR POLYNOMIAL Public/Granted day:2022-11-03
Information query
IPC分类: