Invention Grant
- Patent Title: Scalable 2.5D interface circuitry
-
Application No.: US17561917Application Date: 2021-12-24
-
Publication No.: US11741042B2Publication Date: 2023-08-29
- Inventor: Chee Hak Teh , Arifur Rahman
- Applicant: Altera Corporation
- Applicant Address: US CA San Jose
- Assignee: Altera Corporation
- Current Assignee: Altera Corporation
- Current Assignee Address: US CA San Jose
- Agency: Fletcher Yoder, P.C.
- Main IPC: G06F15/78
- IPC: G06F15/78 ; G06F13/42 ; G06F13/40 ; G06F1/06 ; G06F1/10

Abstract:
A multichip package having a main die coupled to one or more daughter dies is provided. The main die may include embedded universal interface blocks (UIB) each of which can be used to interface with a corresponding daughter die to support high bandwidth parallel or serial communications. Each UIB may include an integrated processor subsystem and associated pattern sequencing logic to perform interface initialization and margining operations. Each UIB may perform simultaneous accesses to a daughter die across one or more channels. Each UIB may also include multiple phase-locked loop circuits for providing different clock signals to different portions of the UIB and a 2× clock phase generation logic. Each UIB may include multiple IO modules, each of which may optionally include its own duty cycle correction circuit. Each IO module may include buffer circuits, each of which may have a de-emphasis control logic for adjusting buffer drive strength.
Public/Granted literature
- US20220121616A1 SCALABLE 2.5D INTERFACE CIRCUITRY Public/Granted day:2022-04-21
Information query