Invention Grant
- Patent Title: Integrated assemblies which include stacked memory decks
-
Application No.: US17391453Application Date: 2021-08-02
-
Publication No.: US11744072B2Publication Date: 2023-08-29
- Inventor: John D. Hopkins , Justin B. Dorhout , Nirup Bandaru , Damir Fazil , Nancy M. Lomeli , Jivaan Kishore Jhothiraman , Purnima Narayanan
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John P.S.
- The original application number of the division: US16700877 2019.12.02
- Main IPC: H10B41/10
- IPC: H10B41/10 ; H10B43/27 ; H10B41/27 ; H10B41/35 ; H10B43/10 ; H10B43/35

Abstract:
Some embodiments include an integrated assembly having a first deck which has first memory cells, and having a second deck which has second memory cells. The first memory cells have first control gate regions which include a first conductive material vertically between horizontally-extending bars of a second conductive material. The second memory cells have second control gate regions which include a fourth conductive material along an outer surface of a third conductive material. A pillar passes through the first and second decks. The pillar includes a dielectric-barrier material laterally surrounding a channel material. The first and fourth materials are directly against the dielectric-barrier material. Some embodiments include methods of forming integrated assemblies.
Public/Granted literature
- US20210358951A1 Integrated Assemblies Which Include Stacked Memory Decks, and Methods of Forming Integrated Assemblies Public/Granted day:2021-11-18
Information query