Invention Grant
- Patent Title: Integrated circuit and method for fabricating the same
-
Application No.: US17032155Application Date: 2020-09-25
-
Publication No.: US11751405B2Publication Date: 2023-09-05
- Inventor: Chieh-Fei Chiu , Wen-Ting Chu , Yong-Shiuan Tsair , Yu-Wen Liao , Chih-Yang Chang , Chin-Chieh Yang
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: BIRCH, STEWART, KOLASCH & BIRCH, LLP
- Main IPC: H01L45/00
- IPC: H01L45/00 ; H10B63/00 ; H10B51/30 ; H10B51/40 ; H10B61/00 ; H10N50/01 ; H10N50/80 ; H10N70/00 ; H10N70/20

Abstract:
A method for fabricating an integrated circuit is provided. The method includes depositing a dielectric layer over a conductive feature; etching an opening in the dielectric layer to expose the conductive feature, such that the dielectric layer has a tapered sidewall surrounding the opening; depositing a bottom electrode layer into the opening in the dielectric layer; depositing a resistance switch layer over the bottom electrode layer; patterning the resistance switch layer and the bottom electrode layer respectively into a resistance switch element and a bottom electrode, in which a sidewall of the bottom electrode is landing on the tapered sidewall of the dielectric layer.
Public/Granted literature
- US20220102428A1 INTEGRATED CIRCUIT AND METHOD FOR FABRICATING THE SAME Public/Granted day:2022-03-31
Information query
IPC分类: