Invention Grant
- Patent Title: Scribe structure for memory device
-
Application No.: US17230772Application Date: 2021-04-14
-
Publication No.: US11769736B2Publication Date: 2023-09-26
- Inventor: Hidenori Yamaguchi , Keizo Kawakita , Wataru Hoshino , Yuta Nomura
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: H01L23/00
- IPC: H01L23/00 ; H01L23/544 ; H10B12/00

Abstract:
Apparatuses and methods for manufacturing chips are described. An example method includes: forming at least one first dielectric layer above a substrate; forming at least one second dielectric layer above the first dielectric layer; forming a cover layer above the at least one second dielectric layer; forming a groove above the substrate by etching; covering at least an edge surface of the at least one first dielectric layer in the groove with a liner including polymer; forming a hole through the cover layer and a portion of the at least one second dielectric layer; depositing a conductive layer in the hole, on the cover layer and the liner; and forming a conductive pillar on the conductive layer in the hole by electroplating.
Public/Granted literature
- US20220336372A1 SCRIBE STRUCTURE FOR MEMORY DEVICE Public/Granted day:2022-10-20
Information query
IPC分类: