- Patent Title: Chip design method, chip design device, chip, and electronic device
-
Application No.: US17254242Application Date: 2019-12-30
-
Publication No.: US11775717B2Publication Date: 2023-10-03
- Inventor: Yuqian Cedric Wong , Shuiyin Yao , Hongchang Liang , Zhimin Tang
- Applicant: CHENGDU HAIGUANG INTEGRATED CIRCUIT DESIGN CO., LTD.
- Applicant Address: CN Sichuan
- Assignee: CHENGDU HAIGUANG INTEGRATED CIRCUIT DESIGN CO., LTD.
- Current Assignee: CHENGDU HAIGUANG INTEGRATED CIRCUIT DESIGN CO., LTD.
- Current Assignee Address: CN Sichuan
- Agency: Loeb & Loeb LLP
- International Application: PCT/CN2019/129895 2019.12.30
- International Announcement: WO2021/134200A 2021.07.08
- Date entered country: 2020-12-18
- Main IPC: G06F30/3312
- IPC: G06F30/3312 ; G06F30/327 ; G06F119/06 ; G06F119/12

Abstract:
A chip design method, a chip design device, a chip, and an electronic device are provided. The chip design method includes: determining at least one power state of the chip, one power state of the at least one power state including switch states of respective power domains on the chip in a chip operation mode, and the at least one power state including a first power state; determining control signals sent by changed power domains in the respective power domains in a case where a power state of the chip is switched to the first power state, in a case where the power state of the chip is switched to the first power state, switch states of the changed power domains changing; and analyzing timing dependency between the control signals to determine timing dependency between power domains to which the control signals act in the first power state.
Public/Granted literature
- US20220222407A1 CHIP DESIGN METHOD, CHIP DESIGN DEVICE, CHIP, AND ELECTRONIC DEVICE Public/Granted day:2022-07-14
Information query