Invention Grant
- Patent Title: Techniques to couple high bandwidth memory device on silicon substrate and package substrate
-
Application No.: US18153183Application Date: 2023-01-11
-
Publication No.: US11776619B2Publication Date: 2023-10-03
- Inventor: Chong J. Zhao , James A. McCall , Shigeki Tomishima , George Vergis , Kuljit S. Bains
- Applicant: Tahoe Research, Ltd.
- Applicant Address: IE Dublin
- Assignee: Tahoe Research, Ltd.
- Current Assignee: Tahoe Research, Ltd.
- Current Assignee Address: IE Dublin
- Agency: Studebaker & Brackett PC
- The original application number of the division: US16737666 2020.01.08
- Main IPC: G11C29/02
- IPC: G11C29/02 ; G11C11/4093 ; G11C11/4096 ; G11C11/408 ; H10B12/00

Abstract:
Techniques to couple a high bandwidth memory device on a silicon substrate and a package substrate are disclosed. Examples include selectively activating input/out (I/O) or command and address (CA) contacts on a bottom side of a logic layer for the high bandwidth device based on a mode of operation. The I/O and CA contacts are for accessing one or more memory devices include in the high bandwidth memory device via one or more data channels.
Public/Granted literature
- US20230145937A1 TECHNIQUES TO COUPLE HIGH BANDWIDTH MEMORY DEVICE ON SILICON SUBSTRATE AND PACKAGE SUBSTRATE Public/Granted day:2023-05-11
Information query