Invention Grant
- Patent Title: Computing circuitry
-
Application No.: US16554984Application Date: 2019-08-29
-
Publication No.: US11783171B2Publication Date: 2023-10-10
- Inventor: Toru Ido , David Paul Singleton , Gordon James Bates , John Anthony Breslin
- Applicant: Cirrus Logic International Semiconductor Ltd.
- Applicant Address: GB Edinburgh
- Assignee: Cirrus Logic Inc.
- Current Assignee: Cirrus Logic Inc.
- Current Assignee Address: US TX Austin
- Agency: Jackson Walker L.L.P
- Main IPC: G06N3/065
- IPC: G06N3/065 ; H03M1/74

Abstract:
This application relates to computing circuitry (200, 500, 600) for analogue computing. A plurality of current generators (201) are each configured to generate a defined current (ID1, ID2, . . . IDj) based on a respective input data value (D1, D2, . . . Dj). A memory array (202), having at least one set (204) of programmable-resistance memory cells (203), is arranged to receive the defined currents from each of the current generators at a respective signal line (206). Each set (204) of programmable-resistance memory cells (203) includes a memory cell associated with each signal line that, in use, can be connected between the relevant signal line and a reference voltage so as to generate a voltage on the signal line. An adder module (207) is coupled to each of the signal lines to generate a voltage at an output node (210) based on the sum of the voltages on each of the signal lines.
Public/Granted literature
- US20210064979A1 COMPUTING CIRCUITRY Public/Granted day:2021-03-04
Information query