Invention Grant
- Patent Title: Electronic device
-
Application No.: US17216621Application Date: 2021-03-29
-
Publication No.: US11791311B2Publication Date: 2023-10-17
- Inventor: Yoichiro Kurita
- Applicant: NAGASE & CO., LTD.
- Applicant Address: JP Osaka
- Assignee: NAGASE & CO., LTD.
- Current Assignee: NAGASE & CO., LTD.
- Current Assignee Address: JP Osaka
- Agency: Greenblum & Bernstein, P.L.C.
- Priority: JP 18000065 2018.01.04 JP 18109356 2018.06.07 JP 18128380 2018.07.05
- The original application number of the division: US16029194 2018.07.06
- Main IPC: H01L25/065
- IPC: H01L25/065 ; H01L23/498 ; G11C5/04 ; G06N3/04 ; H01L25/10

Abstract:
According to one embodiment, the interconnect layer includes a fourth conductive member and a fifth conductive member. The fourth conductive member is provided between the first region of the first chip and the third region of the second chip. The fourth conductive member connects the first conductive member of the first chip and the second conductive member of the second chip. The fifth conductive member is provided between the second region of the first chip and the fifth region of the third chip. The fifth conductive member connects the first conductive member of the first chip and the third conductive member of the third chip. The first chip is provided between the first terminal and the second terminal.
Public/Granted literature
- US20210217727A1 ELECTRONIC DEVICE Public/Granted day:2021-07-15
Information query
IPC分类: