- Patent Title: Semiconductor integrated circuit and methodology for making same
-
Application No.: US17408424Application Date: 2021-08-21
-
Publication No.: US11799268B2Publication Date: 2023-10-24
- Inventor: Geoff W. Taylor
- Applicant: Geoff W. Taylor
- Applicant Address: US NH Wilton
- Assignee: Geoff W. Taylor
- Current Assignee: Geoff W. Taylor
- Current Assignee Address: US NH Wilton
- Agency: GORDON & JACOBSON, P.C.
- Main IPC: H01S5/00
- IPC: H01S5/00 ; H01S5/062 ; H01S5/20 ; H01S5/183 ; H01S5/042 ; H01S5/026

Abstract:
Integrated circuitry is fabricated from semiconductor layers formed on a substrate, which include at least one n-type layer, an inverted p-type modulation doped quantum well (mod-doped QW) structure, a non-inverted n-type mod-doped QW structure, and at least one p-type layer including a first P+-type layer formed below a second P-type layer. An etch operation exposes the second p-type layer. P-type ions are implanted into the exposed second p-type layer. A gate electrode of a n-channel HFET device is formed in contact with the p-type ion implanted region. Source and drain electrodes of the n-channel HFET device are formed in contact with n-type ion implanted regions formed in contact with the n-type mod-doped QW structure. P-channel HFET devices, complementary BICFET devices, stacked complementary HFET devices and circuits and/or logic gates based thereon, and a variety of optoelectronic devices and optical devices can also be formed as part of the integrated circuitry.
Public/Granted literature
- US20220059993A1 SEMICONDUCTOR INTEGRATED CIRCUIT AND METHODOLOGY FOR MAKING SAME Public/Granted day:2022-02-24
Information query