Invention Grant
- Patent Title: Method for preparing a surface for direct-bonding
-
Application No.: US17335833Application Date: 2021-06-01
-
Publication No.: US11804377B2Publication Date: 2023-10-31
- Inventor: Jeremy Alfred Theil
- Applicant: ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES, INC.
- Applicant Address: US CA San Jose
- Assignee: Adeia Semiconductor Bonding Technologies, Inc.
- Current Assignee: Adeia Semiconductor Bonding Technologies, Inc.
- Current Assignee Address: US CA San Jose
- Agency: KNOBBE, MARTENS, OLSON & BEAR, LLP
- Main IPC: H01L21/31
- IPC: H01L21/31 ; H01L21/3105 ; H01L21/02 ; H01L23/00 ; H01L21/311

Abstract:
Improved bonding surfaces for microelectronics are provided. An example method of protecting a dielectric surface for direct bonding during a microelectronics fabrication process includes overfilling cavities and trenches in the dielectric surface with a temporary filler that has an approximately equal chemical and mechanical resistance to a chemical-mechanical planarization (CMP) process as the dielectric bonding surface. The CMP process is applied to the temporary filler to flatten the temporary filler down to the dielectric bonding surface. The temporary filler is then removed with an etchant that is selective to the temporary filler, but nonreactive toward the dielectric surface and toward inner surfaces of the cavities and trenches in the dielectric bonding surface. Edges of the cavities remain sharp, which minimizes oxide artifacts, strengthens the direct bond, and reduces the bonding seam.
Public/Granted literature
- US20210287910A1 BONDING SURFACES FOR MICROELECTRONICS Public/Granted day:2021-09-16
Information query
IPC分类: