- Patent Title: Flash memory architecture implementing interconnection redundancy
-
Application No.: US17956140Application Date: 2022-09-29
-
Publication No.: US11841777B2Publication Date: 2023-12-12
- Inventor: Alberto Troia , Antonino Mondello
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Brooks, Cameron & Huebsch, PLLC
- Main IPC: G06F11/00
- IPC: G06F11/00 ; G06F11/20 ; G06F13/40 ; G11C16/26 ; G06F11/07 ; G06F11/16

Abstract:
The present disclosure relates to a memory architecture comprising a plurality of subarrays of memory cells, a plurality of sense amplifiers connected to the subarrays, a plurality of original pads, at least one redundant pad, multiple data lines, and a redundant register connected to the plurality of original pads, to the plurality of redundant pads and to the data lines. The redundant register implementing an interconnection redundancy and connecting one of the redundant pads to the data lines when an addressed original pad is found defective. The disclosure also relates to a System-on-Chip (SoC) component comprising a memory architecture, and an interconnection redundancy managing block included into the memory architecture. A related memory component and related methods for managing interconnection redundancy of the memory architecture and/or the SoC are also disclosed.
Public/Granted literature
- US20230015017A1 FLASH MEMORY ARCHITECTURE IMPLEMENTING INTERCONNECTION REDUNDANCY Public/Granted day:2023-01-19
Information query