Invention Grant
- Patent Title: Implantations for forming source/drain regions of different transistors
-
Application No.: US18063280Application Date: 2022-12-08
-
Publication No.: US11895819B2Publication Date: 2024-02-06
- Inventor: Dian-Sheg Yu , Ren-Fen Tsui , Jhon Jhy Liaw
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Slater Matsil, LLP
- Main IPC: H10B10/00
- IPC: H10B10/00 ; H01L21/8234 ; H01L21/265 ; H01L21/306 ; H01L21/768 ; H01L21/8238 ; H01L27/02 ; H01L29/08 ; H01L29/66 ; H01L27/092

Abstract:
A method includes forming a first transistor including forming a first gate stack, epitaxially growing a first source/drain region on a side of the first gate stack, and performing a first implantation to implant the first source/drain region. The method further includes forming a second transistor including forming a second gate stack, forming a second gate spacer on a sidewall of the second gate stack, epitaxially growing a second source/drain region on a side of the second gate stack, and performing a second implantation to implant the second source/drain region. An inter-layer dielectric is formed to cover the first source/drain region and the second source/drain region. The first implantation is performed before the inter-layer dielectric is formed, and the second implantation is performed after the inter-layer dielectric is formed.
Information query