Invention Grant
- Patent Title: Memory-network processor with programmable optimizations
-
Application No.: US18092712Application Date: 2023-01-03
-
Publication No.: US11900124B2Publication Date: 2024-02-13
- Inventor: Michael B Doerr , Carl S. Dobbs , Michael B. Solka , Michael R. Trocino , Kenneth R. Faulkner , Keith M. Bindloss , Sumeer Arya , John Mark Beardslee , David A. Gibson
- Applicant: Coherent Logix, Incorporated
- Applicant Address: US TX Austin
- Assignee: Coherent Logix, Incorporated
- Current Assignee: Coherent Logix, Incorporated
- Current Assignee Address: US TX Austin
- Agency: Kowert, Hood, Munyon, Rankin & Goetzel, P.C.
- Main IPC: G06F9/38
- IPC: G06F9/38 ; G06F9/30 ; G06F12/02

Abstract:
Various embodiments are disclosed of a multiprocessor system with processing elements optimized for high performance and low power dissipation and an associated method of programming the processing elements. Each processing element may comprise a fetch unit and a plurality of address generator units and a plurality of pipelined datapaths. The fetch unit may be configured to receive a multi-part instruction, wherein the multi-part instruction includes a plurality of fields. First and second address generator units may generate, based on different fields of the multi-part instruction, addresses from which to retrieve first and second data for use by an execution unit for the multi-part instruction or a subsequent multi-part instruction. The execution units may perform operations using a single pipeline or multiple pipelines based on third and fourth fields of the multi-part instruction.
Public/Granted literature
- US20230153117A1 MEMORY-NETWORK PROCESSOR WITH PROGRAMMABLE OPTIMIZATIONS Public/Granted day:2023-05-18
Information query