Invention Grant
- Patent Title: MOSFET in SiC with self-aligned lateral MOS channel
-
Application No.: US17817384Application Date: 2022-08-04
-
Publication No.: US11923450B2Publication Date: 2024-03-05
- Inventor: Adolf Schoner , Sergey Reshanov , Nicolas Thierry-Jebali , Hossein Elahipanah
- Applicant: II-VI Delaware, Inc.
- Applicant Address: US DE Wilmington
- Assignee: II-VI ADVANCED MATERIALS, LLC
- Current Assignee: II-VI ADVANCED MATERIALS, LLC
- Current Assignee Address: US NJ Pine Brook
- Agency: Blank Rome LLP
- Priority: SE 508242 2018.06.29
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L21/04 ; H01L29/06 ; H01L29/10 ; H01L29/16 ; H01L29/66

Abstract:
There is disclosed a method for manufacturing a MOSFET with lateral channel in SiC, said MOSFET comprising simultaneously formed n type regions comprising an access region and a JFET region defining the length of the MOS channel, and wherein the access region and the JFET region are formed by ion implantation by using one masking step. The design is self-aligning so that the length of the MOS channel is defined by simultaneous creating n-type regions on both sides of the channel using one masking step. Any misalignment in the mask is moved to other less critical positions in the device. The risk of punch-through is decreased compared to the prior art. The current distribution becomes more homogenous. The short-circuit capability increases. There is lower Drain-Source specific on-resistance due to a reduced MOS channel resistance. There is a lower JFET resistance due to the possibility to increase the JFET region doping concentration.
Public/Granted literature
- US20220376107A1 MOSFET IN SIC WITH SELF-ALIGNED LATERAL MOS CHANNEL Public/Granted day:2022-11-24
Information query
IPC分类: