Invention Grant
- Patent Title: Overlay alignment mark and method for measuring overlay error
-
Application No.: US17315619Application Date: 2021-05-10
-
Publication No.: US11934109B2Publication Date: 2024-03-19
- Inventor: Weimin Ma , Chunying Han , Chengcheng Liu , Shouyan Huang
- Applicant: Zhongke Jingyuan Electron Limited, Beijing (CN)
- Applicant Address: CN Beijing
- Assignee: Zhongke Jingyuan Electron Limited, Beijing (CN)
- Current Assignee: Zhongke Jingyuan Electron Limited, Beijing (CN)
- Current Assignee Address: CN Beijing
- Agency: Fish & Richardson P.C.
- Priority: CN 2010494717.1 2020.06.03
- Main IPC: G03F7/20
- IPC: G03F7/20 ; G03F7/00 ; G03F9/00 ; H01L23/544

Abstract:
An overlay alignment mark located in a patterned wafer and a method for measuring overlay error are provided, the patterned wafer having a lower-layer pattern in a first layer thereof and an upper-layer pattern in a second layer thereof above the first layer, the overlay alignment mark comprising: a first pattern, which is a portion of the lower-layer pattern and comprises a pair of solid features formed in the first layer; and a second pattern, which is a portion of the upper-layer pattern and comprises two pairs of hollowed features formed in the second layer, with two imaginary lines connecting between geometric centers of respective pairs in the two pairs of hollowed features extending in two mutually orthogonal directions, respectively; an orthographic projection of the pair of solid features on the wafer at least partially overlaps with an orthographic projection of a respective pair of hollowed features on the wafer.
Public/Granted literature
- US20210382402A1 Overlay Alignment Mark and Method for Measuring Overlay Error Public/Granted day:2021-12-09
Information query
IPC分类: