Invention Grant
- Patent Title: Efficient storage of error correcting code information
-
Application No.: US18110737Application Date: 2023-02-16
-
Publication No.: US11934269B2Publication Date: 2024-03-19
- Inventor: Amit Kedia , Kartik Dayalal Kariya , Sreeja Menon , Steven C. Woo
- Applicant: Cadence Design Systems, Inc.
- Applicant Address: US CA San Jose
- Assignee: Cadence Design Systems, Inc.
- Current Assignee: Cadence Design Systems, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Holland & Knight LLP
- Agent Mark H. Whittenberger
- Main IPC: G06F11/10
- IPC: G06F11/10 ; G06F11/00 ; G06F13/00 ; G06F13/40

Abstract:
Multiple independent point-to-point memory channels are operated, by at least one controller, in parallel to form a wider memory channel. The memory components on these point-to-point channels include the ability to connect to multiple (e.g., 2) instances of these independent memory channels. The controller operates multiple instances of the wider channels with the memory components configured in a clamshell mode. A single memory component is also operated in clamshell mode to provide error correction code information, independently of the other wider channels, to multiple instances of the wider memory channel.
Public/Granted literature
- US20230273857A1 EFFICIENT STORAGE OF ERROR CORRECTING CODE INFORMATION Public/Granted day:2023-08-31
Information query