- Patent Title: Vertical field effect transistor device and method of fabrication
-
Application No.: US18304194Application Date: 2023-04-20
-
Publication No.: US11942537B2Publication Date: 2024-03-26
- Inventor: James R. Shealy , Richard J. Brown
- Applicant: Odyssey Semiconductor, Inc.
- Applicant Address: US NY Ithaca
- Assignee: Odyssey Semiconductor, Inc.
- Current Assignee: Odyssey Semiconductor, Inc.
- Current Assignee Address: US NY Ithaca
- Agency: Ogawa P.C.
- Agent Richard T. Ogawa
- The original application number of the division: US16814886 2020.03.10
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L29/10 ; H01L29/20 ; H01L29/66

Abstract:
A method and vertical FET device fabricated in GaN or other suitable material. The device has a selective area implant region comprising an activated impurity configured from a bottom portion of a recessed regions, and substantially free from ion implant damage by using an annealing process. A p-type gate region is configured from the selective area implant region, and each of the recessed regions is characterized by a depth configured to physically separate an n+ type source region and the p-type gate region such that a low reverse leakage gate-source p-n junction is achieved. An extended drain region is configured from a portion of an n− type GaN region underlying the recessed regions. An n+ GaN region is formed by epitaxial growth directly overlying the backside region of the GaN substrate and a backside drain contact region configured from the n+ type GaN region overlying the backside region.
Public/Granted literature
- US20230387289A1 VERTICAL FIELD EFFECT TRANSISTOR DEVICE AND METHOD OF FABRICATION Public/Granted day:2023-11-30
Information query
IPC分类: