Invention Grant
- Patent Title: Method for forming a timing circuit arrangements for flip-flops
-
Application No.: US17815156Application Date: 2022-07-26
-
Publication No.: US11942945B2Publication Date: 2024-03-26
- Inventor: Huaixin Xian , Qingchao Meng , Yang Zhou , Shang-Chih Hsieh
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. , TSMC NANJING COMPANY, LIMITED
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.,TSMC NANJING COMPANY, LIMITED
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.,TSMC NANJING COMPANY, LIMITED
- Current Assignee Address: TW Hsinchu; CN Nanjing
- Agency: Hauptman Ham, LLP
- Priority: CN 2110367122.4 2021.04.06
- Main IPC: H01L27/105
- IPC: H01L27/105 ; H01L29/02 ; H01L29/06 ; H01L29/10 ; H01L29/417 ; H03K3/037 ; H03K3/288 ; H03K3/289 ; H03K3/356 ; H03K3/3562

Abstract:
A method of forming a semiconductor device includes forming active regions, forming S/D regions, forming MD contact structures and forming gate lines resulting in corresponding transistors that define a first time delay circuit having a first input configured to receive a first clock signal and having a first output configured to generate a second clock signal from the first clock signal; and corresponding transistors that define a second time delay circuit having a second input configured to receive the second clock signal and having a second output configured to generate a third clock signal from the first clock signal; forming a first gate via-connector in direct contact with the first gate line atop the first-type active region in the first area; and forming a second gate via-connector in direct contact with the second gate line atop the second-type active region in the second area.
Public/Granted literature
- US20220360253A1 METHOD FOR FORMING A TIMING CIRCUIT ARRANGEMENTS FOR FLIP-FLOPS Public/Granted day:2022-11-10
Information query
IPC分类: