- Patent Title: Memory cells, memory arrays, and methods of forming memory arrays
-
Application No.: US17973435Application Date: 2022-10-25
-
Publication No.: US11950422B2Publication Date: 2024-04-02
- Inventor: Changhan Kim
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John P.S.
- The original application number of the division: US15855089 2017.12.27
- Main IPC: H10B43/35
- IPC: H10B43/35 ; H01L21/28 ; H01L29/51 ; H01L29/66 ; H01L29/792 ; H10B41/35 ; H10B43/10 ; H10B43/20 ; H10B43/27

Abstract:
Some embodiments include a memory cell having a conductive gate, and having a charge-blocking region adjacent the conductive gate. The charge-blocking region includes silicon oxynitride and silicon dioxide. A charge-storage region is adjacent the charge-blocking region. Tunneling material is adjacent the charge-storage region. Channel material is adjacent the tunneling material. The tunneling material is between the channel material and the charge-storage region. Some embodiments include memory arrays. Some embodiments include methods of forming assemblies (e.g., memory arrays).
Public/Granted literature
- US20230041396A1 Memory Cells, Memory Arrays, and Methods of Forming Memory Arrays Public/Granted day:2023-02-09
Information query