Invention Grant
- Patent Title: Multichannel memory arbitration and interleaving scheme
-
Application No.: US17558278Application Date: 2021-12-21
-
Publication No.: US11960416B2Publication Date: 2024-04-16
- Inventor: Daniel Brad Wu , Abhishek Shankar , Mihir Narendra Mody , Gregory Raymond Shurtz , Jason A. T. Jones , Hemant Vijay Kumar Hariyani
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Michael T. Gabrik; Frank D. Cimino
- Main IPC: G06F13/16
- IPC: G06F13/16

Abstract:
Techniques including a memory controller with a set of memory channel queues, wherein memory channel queues of the set of memory channel queues correspond to memory channels to access a set of memory modules, a first arbitration module, and a second arbitration module. The memory controller is configured to receive a first memory request from the peripheral and place one or more portions of the first memory request in the memory channel queues of the set of memory channel queues. The first arbitration module is configured to determine an arbitration algorithm, select a first memory channel queue based on the arbitration algorithm, present the one or more portions of the first memory request in the selected first memory channel queue to the second arbitration module, and output the presented one or more portions of the first memory request based on a selection by the second arbitration module.
Public/Granted literature
- US20230195658A1 MULTICHANNEL MEMORY ARBITRATION AND INTERLEAVING SCHEME Public/Granted day:2023-06-22
Information query