Invention Grant
- Patent Title: Hierarchical thread scheduling based on multiple barriers
-
Application No.: US17131647Application Date: 2020-12-22
-
Publication No.: US11977895B2Publication Date: 2024-05-07
- Inventor: Sabareesh Ganapathy , Fangwen Fu , Hong Jiang , James Valerio
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G06F9/38
- IPC: G06F9/38 ; G06F9/48 ; G06F9/54 ; G06T1/20

Abstract:
Examples described herein relate to a graphics processing unit (GPU) coupled to the memory device, the GPU configured to: execute an instruction thread; determine if a dual directional signal barrier is associated with the instruction thread; and based on clearance of the dual directional signal barrier for a particular signal barrier identifier and a mode of operation, indicate a clearance of the dual directional signal barrier for the mode of operation, wherein the dual directional signal barrier is to provide a single barrier to gate activity of one or more producers based on activity of one or more consumers or gate activity of one or more consumers based on activity of one or more producers.
Public/Granted literature
- US20210382720A1 HIERARCHICAL THREAD SCHEDULING Public/Granted day:2021-12-09
Information query