Invention Grant
- Patent Title: Flip chip bump with multi-PI opening
-
Application No.: US17750047Application Date: 2022-05-20
-
Publication No.: US11978713B2Publication Date: 2024-05-07
- Inventor: Shenghua Huang , Yangming Liu , Bo Yang , Ning Ye
- Applicant: Western Digital Technologies, Inc.
- Applicant Address: US CA San Jose
- Assignee: Western Digital Technologies, Inc.
- Current Assignee: Western Digital Technologies, Inc.
- Current Assignee Address: US CA San Jose
- Agency: PATTERSON + SHERIDAN, LLP
- Main IPC: H01L23/00
- IPC: H01L23/00

Abstract:
The present disclosure generally relates to a flip chip assembly having a bump that reduces stress levels in a low-k dielectric layer in the flip chip. Rather than having a single, large area plateau that interfaces with a large corresponding opening of an insulating layer in the flip chip, the bump includes a plurality of much smaller pillars that interface with a corresponding plurality of openings in the insulating layer. In so doing, the low-k layer within the flip chip experiences much less stress and hence, fewer failures.
Public/Granted literature
- US20230378112A1 Flip Chip Bump With Multi-PI Opening Public/Granted day:2023-11-23
Information query
IPC分类: