Invention Grant
- Patent Title: Latch circuit, flip-flop circuit including the same
-
Application No.: US17861939Application Date: 2022-07-11
-
Publication No.: US11996846B2Publication Date: 2024-05-28
- Inventor: Byoung Gon Kang , Woo Kyu Kim , Tae Jun Yoo , Dal Hee Lee
- Applicant: SAMSUNG ELECTRONICS CO., LTD.
- Applicant Address: KR Suwon-si
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Suwon-si
- Agency: Sughrue Mion, PLLC
- Priority: KR 20200045919 2020.04.16 KR 20200173642 2020.12.11
- Main IPC: H03K3/037
- IPC: H03K3/037 ; H03K3/012 ; H03K3/3562 ; H03K19/20

Abstract:
A master latch circuit, including a first p-type transistor, a first n-type transistor, and a second n-type transistor connected in series; a first node connected to the first p-type transistor and the first n-type transistor, and a NAND circuit configured to receive a signal of the first node and a clock signal and output a result of a NAND operation to a second node, wherein a gate of the first p-type transistor is connected to the second node.
Public/Granted literature
- US20220345118A1 LATCH CIRCUIT, FLIP-FLOP CIRCUIT INCLUDING THE SAME Public/Granted day:2022-10-27
Information query
IPC分类: