Invention Grant
- Patent Title: Clock and data recovery circuit with spread spectrum clocking synthesizer
-
Application No.: US17902917Application Date: 2022-09-05
-
Publication No.: US12003245B2Publication Date: 2024-06-04
- Inventor: Chien-Kai Kao , Yi-Hsien Cho
- Applicant: MEDIATEK INC.
- Applicant Address: TW Hsin-Chu
- Assignee: MEDIATEK INC.
- Current Assignee: MEDIATEK INC.
- Current Assignee Address: TW Hsin-Chu
- Agent Winston Hsu
- Main IPC: H03L7/08
- IPC: H03L7/08 ; H03L7/085 ; H04B1/7073 ; H04L7/00 ; H04L7/033 ; H04L27/227

Abstract:
The present invention provides a circuitry including a PLL and a CDR circuit, wherein the CDR circuit includes a phase detector, a loop filter, a SSC demodulator, a control code generator and a phase interpolator. The PLL is configured to generate a clock signal with SSC modulation and a SSC direction signal. The phase detector is configured to compare phases of an input signal and an output clock signal to generate a detection result, wherein the input signal is with SSC modulation. The loop filter is configured to filter the detection result to generate a filtered signal. The SSC demodulator is configured to receive the SSC direction signal to generate a control signal. The control code generator is configured to generate a control code according to the filtered signal and the control signal to control the phase interpolator to use the clock signal to generate the output clock signal.
Public/Granted literature
- US20230163765A1 CLOCK AND DATA RECOVERY CIRCUIT WITH SPREAD SPECTRUM CLOCKING SYNTHESIZER Public/Granted day:2023-05-25
Information query