Invention Grant
- Patent Title: Dynamic, low-latency, dependency-aware scheduling on SIMD-like devices for processing of recurring and non-recurring executions of time-series data
-
Application No.: US17931667Application Date: 2022-09-13
-
Publication No.: US12026518B2Publication Date: 2024-07-02
- Inventor: Markus Steinberger , Alexander Talashov , Aleksandrs Procopcuks , Vasilii Sumatokhin
- Applicant: Braingines SA
- Applicant Address: CH Fribourg
- Assignee: BRAINGINES SA
- Current Assignee: BRAINGINES SA
- Current Assignee Address: CH Fribourg
- Agency: Ascenda Law Group, PC
- Main IPC: G06F9/38
- IPC: G06F9/38

Abstract:
An apparatus for parallel processing includes a memory and one or more processors, at least one of which operates a single instruction, multiple data (SIMD) model, and each of which are coupled to the memory. The processors are configured to process data samples associated with one or multiple chains or graphs of data processors, which chains or graphs describe processing steps to be executed repeatedly on data samples that are a subset of temporally ordered samples. The processors are additionally configured to dynamically schedule one or multiple sets of the samples associated with the one or multiple chains or graphs of data processors to reduce latency of processing of the data samples associated with a single chain or graph of data processors or different chains and graphs of data processors.
Public/Granted literature
Information query