Invention Grant
- Patent Title: Semiconductor device with unbalanced die stackup
-
Application No.: US17649614Application Date: 2022-02-01
-
Publication No.: US12027497B2Publication Date: 2024-07-02
- Inventor: Haiyue Shen , Fen Yu , Hope Chiu , Donghua Wu , Hua Tan , Xinyu Wang , Shenghua Huang
- Applicant: Western Digital Technologies, Inc.
- Applicant Address: US CA San Jose
- Assignee: Western Digital Technologies, Inc.
- Current Assignee: Western Digital Technologies, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Morgan, Lewis & Bockius LLP
- Main IPC: H01L25/065
- IPC: H01L25/065 ; H01L23/00

Abstract:
A semiconductor memory package includes a substrate, a first stack of memory dies, and a second stack of memory dies. The first stack of memory dies includes a first substack of staggered memory dies offset with respect to each other in a first direction and a second substack of staggered memory dies offset with respect to each other in the first direction and positioned above the first substack. The second stack of memory dies includes a third substack of staggered memory dies offset with respect to each other in a second direction and a fourth substack of staggered memory dies offset with respect to each other in the second direction and positioned above the third substack. The top memory die of the first substack and a memory die positioned below the top memory die of the third substack are at least partially coplanar.
Public/Granted literature
- US20230246000A1 Semiconductor Device With Unbalanced Die Stackup Public/Granted day:2023-08-03
Information query
IPC分类: