Invention Grant
- Patent Title: Self-aligned metal gate for multigate device
-
Application No.: US18305637Application Date: 2023-04-24
-
Publication No.: US12033899B2Publication Date: 2024-07-09
- Inventor: Guan-Lin Chen , Chih-Hao Wang , Ching-Wei Tsai , Shi Ning Ju , Jui-Chien Huang , Kuo-Cheng Chiang , Kuan-Lun Cheng
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Haynes and Boone, LLP
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L21/02 ; H01L21/28 ; H01L27/092 ; H01L29/06 ; H01L29/423 ; H01L29/66 ; H01L29/786

Abstract:
Self-aligned gate cutting techniques for multigate devices are disclosed herein that provide multigate devices having asymmetric metal gate profiles and asymmetric source/drain feature profiles. An exemplary multigate device has a channel layer, a metal gate that wraps a portion of the channel layer, and source/drain features disposed over a substrate. The channel layer extends along a first direction between the source/drain features. A first dielectric fin and a second dielectric fin are disposed over the substrate and configured differently. The channel layer extends along a second direction between the first dielectric fin and the second dielectric fin. The metal gate is disposed between the channel layer and the second dielectric fin. In some embodiments, the first dielectric fin is disposed on a first isolation feature, and the second dielectric fin is disposed on a second isolation feature. The first isolation feature and the second isolation feature are configured differently.
Public/Granted literature
- US20230260849A1 Self-Aligned Metal Gate for Multigate Device Public/Granted day:2023-08-17
Information query
IPC分类: