Invention Grant
- Patent Title: 3D semiconductor device and structure with logic and memory
-
Application No.: US18516958Application Date: 2023-11-22
-
Publication No.: US12035531B2Publication Date: 2024-07-09
- Inventor: Zvi Or-Bach , Jin-Woo Han
- Applicant: Monolithic 3D Inc.
- Applicant Address: US OR Klamath Falls
- Assignee: Monolithic 3D Inc.
- Current Assignee: Monolithic 3D Inc.
- Current Assignee Address: US OR Klamath Falls
- Agency: Patent PC/PowerPatent
- Agent Bao Tran
- Main IPC: H10B43/27
- IPC: H10B43/27 ; H01L23/528 ; H01L27/02 ; H01L29/167 ; H01L29/47 ; H01L29/78 ; H01L29/792 ; H10B41/10 ; H10B41/20 ; H10B43/10 ; H10B43/20 ; H10B53/20

Abstract:
A 3D semiconductor device including: a first level including a single crystal layer, a memory control circuit which includes a plurality of first transistors; a first metal layer overlaying the single crystal layer; a second metal layer overlaying the first metal layer; a third metal layer overlaying the second metal layer; second transistors which include a metal gate are disposed atop the third metal layer; third transistors disposed atop the second transistors; a fourth metal layer disposed atop the third transistors; and a memory array including word-lines, the memory array includes at least four memory mini arrays, each including at least four rows by at least four columns of memory cells, where each of the memory cells includes at least one of the second transistors or at least one of the third transistors, the memory control circuit includes at least one Look Up Table circuit (“LUT”).
Public/Granted literature
- US20240090225A1 3D SEMICONDUCTOR DEVICE AND STRUCTURE WITH LOGIC AND MEMORY Public/Granted day:2024-03-14
Information query