Invention Grant
- Patent Title: Modular memory architecture with gated sub-array operation dependent on stored data content
-
Application No.: US17861458Application Date: 2022-07-11
-
Publication No.: US12046324B2Publication Date: 2024-07-23
- Inventor: Harsh Rawat , Praveen Kumar Verma , Promod Kumar , Christophe Lecocq
- Applicant: STMicroelectronics International N.V. , STMicroelectronics (Crolles 2) SAS
- Applicant Address: CH Geneva
- Assignee: STMicroelectronics International N.V.,STMicroelectronics (Crolles 2) SAS
- Current Assignee: STMicroelectronics International N.V.,STMicroelectronics (Crolles 2) SAS
- Current Assignee Address: CH Geneva; FR Crolles
- Agency: Crowe & Dunlevy LLC
- Main IPC: G11C7/00
- IPC: G11C7/00 ; G11C7/10 ; G11C7/22 ; G11C8/08 ; G11C8/10 ; G11C11/00

Abstract:
A memory circuit includes an array of memory cells arranged with first word lines connected to a first sub-array storing less significant bits of data and second word lines connected to a second sub-array storing more significant bits of data. A row decoder circuit coupled to the first and second word lines generates word line signals. A word line gating circuit is configured to selectively gate passage of the word line signals to the second word lines for the second sub-array in response to assertion of a maximum value signal. A data modification circuit performs a mathematical operation on data read from the array of memory cells, and asserts the maximum value signal if the mathematical operation performed on the less significant bits of data from the first sub-array produces a maximum data value.
Public/Granted literature
- US20230051672A1 MODULAR MEMORY ARCHITECTURE WITH GATED SUB-ARRAY OPERATION DEPENDENT ON STORED DATA CONTENT Public/Granted day:2023-02-16
Information query