Invention Grant
- Patent Title: Two-level error correcting code with sharing of check-bits
-
Application No.: US17815624Application Date: 2022-07-28
-
Publication No.: US12126358B2Publication Date: 2024-10-22
- Inventor: Shih-Lien Linus Lu
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee Address: TW Hsinchu
- Agency: MERCHANT & GOULD P.C.
- Main IPC: H03M13/11
- IPC: H03M13/11 ; G11C29/42 ; G11C29/44 ; H03M13/15 ; H03M13/29

Abstract:
A memory device includes: a memory device configured to store data bits to be written to the memory device; and a memory controller. The memory controller includes: a first level error correction code (ECC) circuit coupled to the memory device, wherein the first level ECC circuit is configured to generate a first plurality of first level check bits corresponding to the data bits based on a first error detection scheme; and a second level ECC circuit coupled to the memory device, wherein the second level ECC circuit is configured to generate a second plurality of second level check bits corresponding to both the data bits and the first plurality of first level check bits based on a first error correction scheme.
Public/Granted literature
- US20220368354A1 TWO-LEVEL ERROR CORRECTING CODE WITH SHARING OF CHECK-BITS Public/Granted day:2022-11-17
Information query
IPC分类: