Invention Grant
- Patent Title: Low latency post-quantum signature verification for fast secure-boot
-
Application No.: US17854911Application Date: 2022-06-30
-
Publication No.: US12137169B2Publication Date: 2024-11-05
- Inventor: Santosh Ghosh , Vikram Suresh , Sanu Mathew , Manoj Sastry , Andrew H. Reinders , Raghavan Kumar , Rafael Misoczki
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: NICHOLSON DE VOS WEBSTER & ELLIOTT LLP
- Main IPC: H04L9/32
- IPC: H04L9/32 ; H04L9/00 ; H04L9/06 ; H04L9/08 ; H04L9/30

Abstract:
In one example an apparatus comprises a computer readable memory, an XMSS verification manager logic to manage XMSS verification functions, a one-time signature and public key generator logic, a chain function logic to implement chain function algorithms, a low latency SHA3 hardware engine, and a register bank communicatively coupled to the XMSS verification manager logic. Other examples may be described.
Public/Granted literature
- US20220337421A1 LOW LATENCY POST-QUANTUM SIGNATURE VERIFICATION FOR FAST SECURE-BOOT Public/Granted day:2022-10-20
Information query