Invention Grant
- Patent Title: Self-aligned multilayer spacer matrix for high-density transistor arrays and methods for forming the same
-
Application No.: US17697101Application Date: 2022-03-17
-
Publication No.: US12137573B2Publication Date: 2024-11-05
- Inventor: Gao-Ming Wu , Katherine H. Chiang , Chien-Hao Huang , Chung-Te Lin
- Applicant: Taiwan Semiconductor Manufacturing Company Limited
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee: Taiwan Semiconductor Manufacturing Company Limited
- Current Assignee Address: TW Hsinchu
- Agency: The Marbury Law Group, PLLC
- Main IPC: H10B53/30
- IPC: H10B53/30 ; H10B61/00 ; H10B63/00

Abstract:
A two-dimensional array of discrete dielectric template structures is formed over a substrate. A first dielectric spacer matrix may be formed in lower portions of the trenches between the discrete dielectric template structures. A second dielectric spacer matrix layer may be formed in upper portions of the trenches. A pair of a source cavity and a drain cavity may be formed within a volume of each of the discrete dielectric template structures. A source electrode and a drain electrode may be formed in each source cavity and each drain cavity, respectively. The gate electrodes may be formed prior to, or after, formation of the two-dimensional array of discrete dielectric template structures to provide a two-dimensional array of field effect transistors that may be connected to, or may contain, memory elements.
Public/Granted literature
Information query