Invention Grant
- Patent Title: Period error correction in digital frequency locked loops
-
Application No.: US18114595Application Date: 2023-02-27
-
Publication No.: US12149253B2Publication Date: 2024-11-19
- Inventor: Janne Matias Pahkala
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent John R. Pessetto; Frank D. Cimino
- Main IPC: H03L7/093
- IPC: H03L7/093 ; H03L7/085 ; H03L7/099 ; G01S7/03 ; H02M3/02

Abstract:
In some examples, a digital frequency locked loop (DFLL) device includes a phase frequency detector (PFD) configured to receive a reference clock signal and an indicator of a primary clock signal and to determine differences between periods of the reference clock signal and the indicator. The DFLL also includes a controller coupled to the PFD. The controller is configured to store digital signals indicating a first and a second of the differences determined by the PFD, determine a period error by subtracting the second difference from the first difference, and compare the period error to a programmed threshold. The DFLL also includes a digitally controlled oscillator (DCO) coupled to the controller, the DCO configured to provide the primary clock signal having a frequency adjusted based on the comparison.
Public/Granted literature
- US20230344433A1 PERIOD ERROR CORRECTION IN DIGITAL FREQUENCY LOCKED LOOPS Public/Granted day:2023-10-26
Information query
IPC分类: