Invention Grant
- Patent Title: Memory usage configurations for integrated circuit devices having analog inference capability
-
Application No.: US17940937Application Date: 2022-09-08
-
Publication No.: US12149851B2Publication Date: 2024-11-19
- Inventor: Poorna Kale
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Greenberg Traurig
- Main IPC: H04N25/771
- IPC: H04N25/771 ; G11C7/10 ; H04N25/709 ; H04N25/74 ; H04N25/79

Abstract:
An integrated circuit device having a memory cell array with first layers of memory cells configured for operations of multiplication and accumulation. Each pair of closest layers among the first layers are configured to be separate by at least one layer in second layers of memory cells, where access to, or usages of, the second layers can be restricted or limited to prevent activities in the second layers from corrupting the weight programming in the first layers.
Public/Granted literature
- US20240089633A1 Memory Usage Configurations for Integrated Circuit Devices having Analog Inference Capability Public/Granted day:2024-03-14
Information query