Invention Grant
- Patent Title: Forming nanosheet transistor using sacrificial spacer and inner spacers
-
Application No.: US18195269Application Date: 2023-05-09
-
Publication No.: US12154971B2Publication Date: 2024-11-26
- Inventor: Kangguo Cheng , Julien Frougier , Nicolas Loubet
- Applicant: Adeia Semiconductor Solutions LLC
- Applicant Address: US CA San Jose
- Assignee: Adeia Semiconductor Solutions LLC
- Current Assignee: Adeia Semiconductor Solutions LLC
- Current Assignee Address: US CA San Jose
- Agency: Haley Guiliano LLP
- Main IPC: H01L29/66
- IPC: H01L29/66 ; H01L21/311 ; H01L29/423 ; H01L29/775 ; H01L29/786 ; H01L29/165 ; H01L29/78

Abstract:
Fabricating a nanosheet transistor includes receiving a substrate structure having a set of nanosheet layers stacked upon a substrate, the set of nanosheet layers including at least one silicon (Si) layer, at least one silicon-germanium (SiGe) layer, a fin formed in the nanosheet layers, a gate region formed within the fin, and a trench region adjacent to the fin. A top sacrificial spacer is formed upon the fin and the trench region and etched to form a trench in the trench region. An indentation is formed within the SiGe layer in the trench region, and a sacrificial inner spacer is formed within the indentation. A source/drain (S/D) region is formed within the trench. The sacrificial top spacer and sacrificial inner spacer are etched to form an inner spacer cavity between the S/D region and the SiGe layer. An inner spacer is formed within the inner spacer cavity.
Public/Granted literature
- US20240120408A1 FORMING NANOSHEET TRANSISTOR USING SACRIFICIAL SPACER AND INNER SPACERS Public/Granted day:2024-04-11
Information query
IPC分类: