Invention Grant
- Patent Title: Memory interface circuitry and built-in self-testing method
-
Application No.: US18168628Application Date: 2023-02-14
-
Publication No.: US12183411B2Publication Date: 2024-12-31
- Inventor: Hyeon Jae Lee , Jeong Ho Bang , Wol Jin Lee , Ki Hyung Ryoo , Kwang Rae Cho , Sun Byeong Yoon
- Applicant: Integrated Silicon Solution Inc.
- Applicant Address: US CA Milpitas
- Assignee: Integrated Silicon Solution Inc.
- Current Assignee: Integrated Silicon Solution Inc.
- Current Assignee Address: US CA Milpitas
- Agency: McClure, Qualey & Rodack, LLP
- Main IPC: G11C7/10
- IPC: G11C7/10 ; G11C29/12 ; G11C29/36

Abstract:
A memory interface circuitry includes a clock generator to convert the first clock signal into a second clock signal, a state machine to generate a test signal according to the second clock signal, a data pattern generator to generate a plurality of pre-defined data, a read register to sequentially output the plurality of pre-defined data, an I/O interface to capture a plurality of data from the plurality of pre-defined data according to a write strobe signal, a write register to receive and store the plurality of data from the I/O interface, and a comparator to compare the plurality of pre-defined data with the plurality of data to generate a test result. The test result is configured to verify an operation of the I/O interface.
Public/Granted literature
- US20240274214A1 MEMORY INTERFACE CIRCUITRY AND BUILT-IN SELF-TESTING METHOD Public/Granted day:2024-08-15
Information query