Invention Grant
- Patent Title: Semiconductor memory device having an electrically floating body transistor
-
Application No.: US18216359Application Date: 2023-06-29
-
Publication No.: US12185523B2Publication Date: 2024-12-31
- Inventor: Yuniarto Widjaja , Zvi Or-Bach
- Applicant: Zeno Semiconductor, Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Zeno Semiconductor, Inc.
- Current Assignee: Zeno Semiconductor, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Law Office of Alan W. Cannon
- Main IPC: H10B12/00
- IPC: H10B12/00 ; G11C7/22 ; G11C11/39 ; G11C11/404 ; G11C11/4074 ; G11C11/4094 ; G11C11/4096 ; G11C11/4099 ; G11C14/00 ; H01L23/528 ; H01L29/08 ; H01L29/10 ; H01L29/66 ; H01L29/772 ; H01L29/78 ; H01L29/788 ; H10B12/10 ; G11C11/04 ; G11C11/402

Abstract:
An IC may include an array of memory cells formed in a semiconductor, including memory cells arranged in rows and columns, each memory cell may include a floating body region defining at least a portion of a surface of the memory cell, the floating body region having a first conductivity type; a buried region located within the memory cell and located adjacent to the floating body region, wherein the buried region has a second conductivity type, wherein the floating body region is bounded on a first side by a first insulating region having a first thickness and on a second side by a second insulating region having a second thickness, and a gate region above the floating body region and the second insulating region and is insulated from the floating body region by an insulating layer; and control circuitry configured to provide electrical signals to the buried region.
Public/Granted literature
- US20230345700A1 Semiconductor Memory Device Having an Electrically Floating Body Transistor Public/Granted day:2023-10-26
Information query