Invention Grant
- Patent Title: ESD protection device with isolation structure layout that minimizes harmonic distortion
-
Application No.: US18234992Application Date: 2023-08-17
-
Publication No.: US12255229B2Publication Date: 2025-03-18
- Inventor: Egle Tylaite , Joost Adriaan Willemen
- Applicant: Infineon Technologies AG
- Applicant Address: DE Neubiberg
- Assignee: Infineon Technologies AG
- Current Assignee: Infineon Technologies AG
- Current Assignee Address: DE Neubiberg
- Agency: Murphy, Bilak & Homiller, PLLC
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L29/735 ; H01L29/74 ; H01L29/861 ; H01L29/868

Abstract:
An ESD protection device includes a semiconductor body having an upper surface, a plurality of p-type wells that each extend from the upper surface into the semiconductor body, and a plurality of n-type wells that each extend from the upper surface into the semiconductor body, wherein a total area of electrical insulator disposed between the p-type wells and the adjacent semiconductor body is greater than a total area of electrical insulator disposed between the n-type wells and the adjacent semiconductor body.
Public/Granted literature
- US20230395656A1 ESD PROTECTION DEVICE WITH ISOLATION STRUCTURE LAYOUT THAT MINIMIZES HARMONIC DISTORTION Public/Granted day:2023-12-07
Information query
IPC分类: