Invention Grant
- Patent Title: Optimizations of memory-utilization and PCM processing schedules for an LDPC decoder
-
Application No.: US18243598Application Date: 2023-09-07
-
Publication No.: US12294386B2Publication Date: 2025-05-06
- Inventor: Vladimir Petrovic , Dragomir El Mezeni , Milos Markovic
- Applicant: TANNERA TECHNOLOGIES DOO
- Applicant Address: RS Belgrade
- Assignee: TANNERA TECHNOLOGIES DOO
- Current Assignee: TANNERA TECHNOLOGIES DOO
- Current Assignee Address: RS Belgrade
- Agency: The Watson IP Group, PLC
- Agent Jovan N. Jovanovic
- Priority: EP23193404 20230825
- Main IPC: H03M13/11
- IPC: H03M13/11 ; H03M13/37

Abstract:
The disclosure generally relates to improvements of a log-likelihood ratios (LLRs) memory structure and memory capacity of a decoding hardware (also referred to as a decoder) in decoding a sequence of codewords encoded with a low-density parity-check (LDPC) code (e.g. a quasi-cyclic (QC) LDPC code). Further, the disclosure relates to the optimization of a processing schedule of a parity check matrix (PCM) describing the LDPC code so as to reduce or minimize the number of patch LLRs that need to be (simultaneously) stored in an LLR memory of a decoder.
Public/Granted literature
- US20250070797A1 OPTIMIZATIONS OF MEMORY-UTILIZATION AND PCM PROCESSING SCHEDULES FOR AN LDPC DECODER Public/Granted day:2025-02-27
Information query
IPC分类: