Invention Grant
- Patent Title: Semiconductor-element-including memory device
-
Application No.: US18222116Application Date: 2023-07-14
-
Publication No.: US12315544B2Publication Date: 2025-05-27
- Inventor: Koji Sakui , Masakazu Kakumu , Nozomu Harada
- Applicant: Unisantis Electronics Singapore Pte. Ltd.
- Applicant Address: SG Singapore
- Assignee: Unisantis Electronics Singapore Pte. Ltd.
- Current Assignee: Unisantis Electronics Singapore Pte. Ltd.
- Current Assignee Address: SG Singapore
- Agency: Crowell & Moring LLP
- Priority: WOPCT/JP2022/028163 20220720
- Main IPC: G11C7/22
- IPC: G11C7/22 ; G11C11/403 ; G11C11/4096 ; G11C11/4097 ; H10B12/00

Abstract:
A memory device includes pages arranged in a column direction and each constituted by memory cells arranged in a row direction in plan view on a substrate, each memory cell includes a semiconductor body, first and second impurity regions, and first and second gate conductor layers, and in a page read operation, a first refresh operation of increasing by an impact ionization phenomenon, the number of positive holes in the semiconductor body of a memory cell for which page writing has been performed and a second refresh operation of decreasing the number of positive holes in the semiconductor body of a memory cell for which page writing has not been performed are performed and a third refresh operation for a memory cell, in a page, in which the logical “1” data is stored is performed by using latch data in a sense amplifier circuit.
Public/Granted literature
- US20240029775A1 SEMICONDUCTOR-ELEMENT-INCLUDING MEMORY DEVICE Public/Granted day:2024-01-25
Information query