Invention Grant
- Patent Title: Bitcell supporting bit-write-mask function
-
Application No.: US18301876Application Date: 2023-04-17
-
Publication No.: US12334145B2Publication Date: 2025-06-17
- Inventor: Hidehiro Fujiwara , Yen-Huei Chen , Yi-Hsin Nien
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Applicant Address: TW Hsinchu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee Address: TW Hsinchu
- Agency: Merchant & Gould P.C.
- Main IPC: G11C11/412
- IPC: G11C11/412 ; G11C11/419 ; H10B10/00

Abstract:
An SRAM includes multiple memory cells, each memory cell includes a data storage unit; a data I/O control adapted to input data to, and output data from, a data line; and multiple access controls respectively connected to at least two access control lines (WL's) and adapted to enable and disable the data input and output from the at least two WL's. The access controls are configured to permit data input only when both WL's are in their respective states that permit data input. A method of writing to a group of SRAM cells include sending a first write-enable signal to the cells via a first WL, sending a group of respective second write-enable signals to the respective cells, and, for each of the cells, preventing writing data to the cell if either of the first write-enable signal and respective second write enable signal is in a disable-state.
Public/Granted literature
- US20230253035A1 BITCELL SUPPORTING BIT-WRITE-MASK FUNCTION Public/Granted day:2023-08-10
Information query