Invention Application
US20050087356A1 BUILD-UP STRUCTURES WITH MULTI-ANGLE VIAS FOR CHIP TO CHIP INTERCONNECTS AND OPTICAL BUSSING
失效
用于芯片互连和光学总线的多角度VIAS的建立结构
- Patent Title: BUILD-UP STRUCTURES WITH MULTI-ANGLE VIAS FOR CHIP TO CHIP INTERCONNECTS AND OPTICAL BUSSING
- Patent Title (中): 用于芯片互连和光学总线的多角度VIAS的建立结构
-
Application No.: US10704131Application Date: 2003-11-10
-
Publication No.: US20050087356A1Publication Date: 2005-04-28
- Inventor: Robert Forcier
- Applicant: Robert Forcier
- Applicant Address: US AZ Mesa
- Assignee: Robert Forcier
- Current Assignee: Robert Forcier
- Current Assignee Address: US AZ Mesa
- Main IPC: B81B7/00
- IPC: B81B7/00 ; B81B7/02 ; G02B6/43 ; H01L21/60 ; H01L23/31 ; H01L23/433 ; H01L23/538 ; H05K1/02 ; H05K1/11 ; H05K1/18 ; H01L23/02

Abstract:
A build-up structure for chip to chip interconnects and System-In-Package utilizing multi-angle vias for electrical and optical routing or bussing of electronic information and controlled CTE dielectrics including mesocomposites to achieve optimum electrical and optical performance of monolithic structures. Die, multiple die, Microelectromechanical Machines (MEMs) and/or other active or passive components such as transducers or capacitors can be accurately positioned on a substrate such as a copper heatsink and multi-angle stud bumps can be placed on the active sites of the components. A first dielectric layer is preferably placed on the components, thereby embedding the components in the structure. Through various processes of photolithography, laser machining, soft lithography or anisotropic conductive film bonding, escape routing and circuitry is formed on the first metal layer. Additional dielectric layers and metal circuitry are formed utilizing multi-angle vias to form escape routing from tight pitch bond pads on the die to other active and passive components. Multi-angle vias can carry electrical or optical information in the form of digital or analog electromagnetic current, or in the form of visible or non-visible optical bussing and interconnections.
Public/Granted literature
- US06919508B2 Build-up structures with multi-angle vias for chip to chip interconnects and optical bussing Public/Granted day:2005-07-19
Information query