Invention Application
US20130346658A1 Chip Select ('CS') Multiplication In A Serial Peripheral Interface ('SPI') System
有权
串行外设接口(“SPI”)系统中的片选('CS')乘法
- Patent Title: Chip Select ('CS') Multiplication In A Serial Peripheral Interface ('SPI') System
- Patent Title (中): 串行外设接口(“SPI”)系统中的片选('CS')乘法
-
Application No.: US13530284Application Date: 2012-06-22
-
Publication No.: US20130346658A1Publication Date: 2013-12-26
- Inventor: Michael DeCesaris , Steven C. Jacobson , Luke D. Remis , Gregory D. Sellman
- Applicant: Michael DeCesaris , Steven C. Jacobson , Luke D. Remis , Gregory D. Sellman
- Applicant Address: US NY ARMONK
- Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
- Current Assignee Address: US NY ARMONK
- Main IPC: G06F13/40
- IPC: G06F13/40

Abstract:
Chip select (‘CS’) multiplication in an SPI system that includes an SPI master, a CS multiplier, a plurality of SPI slaves, and a fall time detection circuit, where the SPI master is coupled to the CS multiplier and the fall time detection circuit by a CS signal line, the CS multiplier includes a plurality of CS outputs with each CS output coupled to an SPI slave, and CS multiplication includes: receiving, from the SPI master, the CS signal on the CS signal line; detecting fall time of the CS signal; and, if the fall time of the CS signal is less than a predefined threshold, configuring, by the fall-time detection circuit, the CS multiplier to vary from providing a CS signal on a first CS output to providing a CS signal on a second CS output.
Public/Granted literature
- US09015394B2 Chip select (‘CS’) multiplication in a serial peripheral interface (‘SPI’) system Public/Granted day:2015-04-21
Information query