Invention Application
- Patent Title: DUAL SHALLOW TRENCH ISOLATION LINER FOR PREVENTING ELECTRICAL SHORTS
-
Application No.: US14856949Application Date: 2015-09-17
-
Publication No.: US20160013096A1Publication Date: 2016-01-14
- Inventor: Bruce B. Doris , Shom Ponoth , Prasanna Khare , Qing Liu , Nicolas Loubet , Maud Vinet
- Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , STMicroelectronics, Inc. , COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
- Main IPC: H01L21/762
- IPC: H01L21/762 ; H01L21/768 ; H01L29/06 ; H01L29/417 ; H01L29/08 ; H01L21/02 ; H01L29/66

Abstract:
A shallow trench is formed to extend into a handle substrate of a semiconductor-on-insulator (SOI) layer. A dielectric liner stack of a dielectric metal oxide layer and a silicon nitride layer is formed in the shallow trench, followed by deposition of a shallow trench isolation fill portion. The dielectric liner stack is removed from above a top surface of a top semiconductor portion, followed by removal of a silicon nitride pad layer and an upper vertical portion of the dielectric metal oxide layer. A divot laterally surrounding a stack of a top semiconductor portion and a buried insulator portion is filled with a silicon nitride portion. Gate structures and source/drain structures are subsequently formed. The silicon nitride portion or the dielectric metal oxide layer functions as a stopping layer during formation of source/drain contact via holes, thereby preventing electrical shorts between source/drain contact via structures and the handle substrate.
Public/Granted literature
- US09502292B2 Dual shallow trench isolation liner for preventing electrical shorts Public/Granted day:2016-11-22
Information query
IPC分类: