Invention Publication
- Patent Title: INTEGRATED CIRCUIT
-
Application No.: US17954294Application Date: 2022-09-27
-
Publication No.: US20230143546A1Publication Date: 2023-05-11
- Inventor: Hiroyuki NAKAJIMA
- Applicant: FUJI ELECTRIC CO., LTD.
- Applicant Address: JP Kawasaki-shi
- Assignee: FUJI ELECTRIC CO., LTD.
- Current Assignee: FUJI ELECTRIC CO., LTD.
- Current Assignee Address: JP Kawasaki-shi
- Priority: JP 21182655 2021.11.09
- Main IPC: H03K5/134
- IPC: H03K5/134 ; H03K5/135 ; H03K5/131

Abstract:
An integrated circuit having: a signal output circuit configured to output a first digital signal of a first logic level or of a second logic level in response to an analog signal; a first buffer circuit configured to raise and lower a voltage at a terminal of the integrated circuit in response to the first digital signal of a first logic level and a second logic level, respectively; a first digital delay circuit configured to receive a clock signal, and to delay the first digital signal, to output a resultant signal as a first delay signal, based on the received clock signal; and a second buffer circuit configured to raise the voltage at the terminal in response to the first delay signal of the first logic level, and lower the voltage at the terminal in response to the first delay signal of the second logic level.
Public/Granted literature
- US11750182B2 Integrated circuit Public/Granted day:2023-09-05
Information query
IPC分类: