Invention Publication
- Patent Title: ESD PROTECTION DEVICE WITH ISOLATION STRUCTURE LAYOUT THAT MINIMIZES HARMONIC DISTORTION
-
Application No.: US17536253Application Date: 2021-11-29
-
Publication No.: US20230170385A1Publication Date: 2023-06-01
- Inventor: Egle Tylaite , Joost Adriaan Willemen
- Applicant: Infineon Technologies AG
- Applicant Address: DE Neubiberg
- Assignee: Infineon Technologies AG
- Current Assignee: Infineon Technologies AG
- Current Assignee Address: DE Neubiberg
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L29/861 ; H01L29/868 ; H01L29/735 ; H01L29/74

Abstract:
An ESD protection device includes a semiconductor body having an upper surface, a plurality of p-type wells that each extend from the upper surface into the semiconductor body, a plurality of n-type wells that each extend from the upper surface into the semiconductor body, first isolation regions comprising an electrical insulator that laterally surrounds the p-type wells and extends from the upper surface into the semiconductor body at least as deep as the p-type wells, and second isolation regions comprising an electrical insulator that laterally surrounds the n-type wells and extends from the upper surface into the semiconductor body at least as deep as the n-type wells, wherein the p-type wells and the n-type wells alternate with one another a first direction, and wherein an isolating area of the first isolation regions is greater than an isolating area of the second isolation regions.
Public/Granted literature
- US11776996B2 ESD protection device with isolation structure layout that minimizes harmonic distortion Public/Granted day:2023-10-03
Information query
IPC分类: